Part Number Hot Search : 
EF10C03 0200ADT6 PK70FG80 BR204 STK0460F E100A 228BP IRFM120A
Product Description
Full Text Search
 

To Download PI6C4911505-07LIEX Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 pi6c20800b features ? ? 5 lvpecl outputs ? ? up to 1.5ghz output frequency ? ? ultra low additive phase jitter: < 0.03 ps (typ) (diferential 156.25mhz, 12khz to 20mhz integration range) ? ? two selectable inputs ? ? low delay from input to output (tpd typ. 1.2ns) ? ? separate input output supply voltage for level shifing ? ? 2.5v / 3.3v power supply ? ? industrial temperature support ? ? tssop-20 package pi6c4911505-07 block diagram pin configuration (20-pin tssop) description te pi6c4911505-07 is a high performance fanout bufer device - which supports up to 1.5ghz frequency. te device has 2 select - able clock inputs that can accept most diferential clock sources. tis device is ideal for systems that need to distribute low jitter clock signals to multiple destinations. applications ? ? networking systems including switches and routers ? ? high frequency backplane based computing and telecom platforms high performance 1:5 lvpecl fanout buffer 1 2 3 nq1 4 q2 5 q1 6 q3 7 clk0 8 nq2 v dd v dd nclk1 nc nclk0 nq3 20 19 18 17 16 15 14 13 q0 nq0 clk1 nen clk_sel 9q4 12 v ee 10nq4 11 nen clk0 clk_sel q 0 n q 0 q 1 n q 1 q 2 n q 2 q 3 n q 3 0 1 d le q nclk0 clk1 nclk1 pulldown pullup/pulldown pulldown pullup/pulldown pulldown q 4 n q 4 pulldown www.pericom.com pi6c491 1505-07 rev c 01/26/16 16-0016
2 pin # pin name ty pe description 1, 2 q0 nq0 output lvpecl output clock 3, 4 q1 nq1 output lvpecl output clock 5, 6 q2 nq2 output lvpecl output clock 7, 8 q3 nq3 output lvpecl output clock 9, 10 q4 nq4 output lvpecl output clock 11 v ee power negative power supply 12 clk_sel input clock input source selection pin 13, 14 clk0 nclk0 input diferential clock input. lvpecl, lvecl, lvds, cml, hstl, hcsl 15 nc - no connect 16, 17 clk1 nclk1 input diferential clock input. lvpecl, lvecl, lvds, cml, hstl, hcsl 18, 20 v dd power power supply 19 nen input synchronizing clock enable. when low, clock outputs enabled. when high, q outputs are forced low, nq outputs forced high. pinout table www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
3 function table table 1: input select function clk_sel function 0 clk0, nclk0 1 clk1, nclk1 table 2: output mode select function nen outputs q0:q4 nq0:nq4 1 disabled; low disabled; high 0 enabled enabled table 3: input select function input output device mode clk0 / clk1 nclk0 / nclk1 q0:q4 nq0:nq4 low high low high dif. -> dif., non-inverting high low high low dif. -> dif., non-inverting low biased, figure 1 low high s-e -> dif., non-inverting high biased, figure 1 high low s-e -> dif., non-inverting biased, figure 1 low high low s-e -> dif., inverting biased, figure 1 high low high s-e -> dif., inverting www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
4 dc electrical specifications - differential inputs symbol parameter min. ty p. max. units i ih input high current: clk0, clk1 input = v dd 150 ua input high current: nclk0, nclk1 input = v dd 150 ua i il input low current: clk0, clk1 input = gnd -5 ua input low current: nclk0, nclk1 input = gnd -150 ua c in input capacitance 4 pf v ih input high voltage v dd +0.3 v v il input low voltage -0.3 v v id input diferential amplitude pk-pk 0.15 v dd -0.85 v v cm common model input voltage v ee +0.5 v dd -0.85 v power supply characteristics and operating conditions symbol parameter test condition min. ty p. max. units v dd supply voltage 3.0 3.3 3.6 v 2.375 2.5 2.625 v ee negative supply voltage -0.5 i dd power supply current outputs unloaded 120 ma t a ambient operating temperature -40 85 c maximum ratings (above which the useful life may be impaired. for user guidelines, not tested) storage temperature ................................................... - 55 to +150oc s upply voltage v dd (referenced to v ee ) ................. - 0.5 to +4.6v inputs (referenced to v ee ) ................................. - 0.5 to v dd +0.5v c lock output (referenced to v ee ) .................... - 0.5 to v dd +0.5v note: stresses greater than those listed under maximum ratings may cause permanent damage to the device. tis is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specifcation is not implied. exposure to absolute maximum rating conditions for extended periods may afect reliability. www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
5 dc electrical specifications- lvpecl outputs parameter description conditions min. ty p. max. units v oh output high voltage v dd =3.3v 2.1 2.6 v v dd =2.5v 1.3 1.6 v ol output low voltage v dd =3.3v 1.3 1.8 v v dd =2.5v 0.5 1.0 dc electrical specifications - lvcmos inputs symbol parameter conditions min. ty p. max. units i ih input high current input = v dd 150 ua i il input low current input = gnd -150 ua v ih input high voltage v dd =3.3v 2.0 3.765 v v il input low voltage v dd =3.3v -0.3 0.8 v v ih input high voltage v dd =2.5v 1.7 v dd +0.3 v v il input low voltage v dd =2.5v -0.3 0.7 v www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
6 ac electrical specifications parameter description conditions min. ty p. max. units f out clock output frequency lvpecl 1500 mhz t r output rise time from 20% to 80% 150 ps t f output fall time from 80% to 20% 150 ps t odc output duty cycle frequency<650mhz, lvpecl input used 48 52 % v pp output swing single-ended frequency<650mhz 400 mv t j bufer additive jitter rms diferential clock input 0.03 ps t sk output skew 70 ps t pd propagation delay 1200 ps t p2p skew part to part skew 150 ps configuration test load board termination for lvpecl v 100 150 z = 50 l = 0 ~ 10in 150 device o z = 50 o dd tla tla www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
7 application information suggest for unused inputs and outputs lvcmos input control pins it is suggested to add pull-up=4.7k and pull-down=1k for lvc - mos pins even though they have internal pull-up/down but with much higher value (>=50k) for higher reliability design. diferential +in/-in input pins tey can be lef foating if not used. connect them 1k to gnd is optional for the additional protection. outputs all unused outputs are suggested to be lef open and not con - nected to any trace. tis can lower the ic power supply power. power decoupling & routing vdd pin decoupling as general design rule, each vdd pin must have a 0.1uf decou - pling capacitor. for better decoupling, 1uf can be used. locat - ing the decoupling capacitor on the component side has better decoupling flter result as shown below. placement of decoupling caps diferential clock trace routing always route diferential signals symmetrically, make sure there is enough keep-out space to the adjacent trace (>20mil.). in 156.25mhz xo drives ic example, it is better routing diferen - tial trace on component side as the following. clock ic device 2 ref_in - ref_in+ 3 4 5 6 vdd gnd keep out board vias vcc gnd 150 150 156.25m xo 0.1uf *100 *100 is optional if ic has gnd ic routing for xo drive clock ic device vdd 11 13 10 9 8 12 14 0.1uf 0.1uf gnd gnd vdd vdd decouple cap. on comp. side gnd clock timing is the most important component in pcb design, so its trace routing must be planned and routed as a frst prior - ity in manual routing. some good practices are to use minimum vias (total trace vias count <4), use independent layers with good reference plane and keep other signal traces away from clock traces (>20mil.) etc. www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
8 lvpecl and lvds input interface lvpecl and lvds dc/ ac input lvpecl and lvds clock input to this ic is connected as shown below. lvpecl/ lvds input cmos clock dc drive input lvcmos clock has voltage voh levels such as 3.3v, 2.5v, 1.8v. cmos drive requires a vcm design at the input: vcm= ? (cmos v) as shown below 7. rs =22 ~33ohm typically. cmos dc input vcm design www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
9 device lvpecl output terminations lvpecl output popular termination te most popular lvpecl termination is 150ohm pull-down bias and 100ohm across at rx side. please consult asic data - sheet if it already has 100ohm or equivalent internal termina - tion. if so, do not connect external 100ohm across as shown in below. tis popular terminations advantage is that it does not allow any bias through from vcc. tis prevents vcc system noise coupling onto clock trace. lvpecl output tevenin termination figure below shows lvpecl output tevenin termination which is used for shorter trace drive (<5in.), but it takes vcc bias current and vcc noise can get onto clock trace. it also requires more component count. so it is seldom used today. lvpecl output popular termination lvpecl tevenin output termination lvpecl output ac tevenin termination lvpecl ac tevenin terminations require a 150ohm pull- down before the ac coupling capacitor at the source as shown below. note that pull-up/down resistor value is swapped com - pared to previous fgure. tis circuit is good for short trace (<5in.) application only. lvpecl output drive hcsl input using the lvpecl output to drive a hcsl input can be done using a typical lvpecl ac tenvenin termination scheme. use pull-up/down 450/60ohm to generate vcm=0.4v for the hcsl input clock. tis termination is equivalent to 50ohm load as shown. lvpecl output drive hcsl termination lvpecl output ac tenvenin termination www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
10 lvpecl output v_swing adjustment it is suggested to add another cross 100ohm at tx side to tune the lvpecl output v_swing without changing the optimal 150ohm pull-down bias. tis form of double termination can reduce the v_swing in ? of the original at the rx side. by fne tuning the 100ohm resistor at the tx side with larger values like 150 to 200ohm, one can increase the v_swing by > 1/2 ratio. lvpecl output v_swing adjustment lvpecl v_swing adjustment using rs another way to control v_swing is by adding serial rs. rs value is tunable between 22 to 33 ohm depending on application. tis method may reduce the clock drive pcb trace in slower tr/tf . lvpecl v_swing adjustment using rs clock jitter definitions total jitter= rj + dj random jitter (rj) is unpredictable and unbounded timing noise that can ft in a gaussian math distribution in rms. rj test val - ues are directly related with how long or how many test samples are available. deterministic jitter (dj) is timing jitter that is pre - dictable and periodic in fxed interference frequency. total jitter (tj) is the combination of random jitter and deterministic jitter: , where is a factor based on total test sample count. jedec std. specifes digital clock tj in 10k random samples. phase jitter phase noise is short-term random noise attached on the clock carrier and it is a function of the clock ofset from the car - rier, for example dbc/hz@10khz which is phase noise power in 1-hz normalized bandwidth vs. the carrier power @10khz ofset. integration of phase noise in plot over a given frequency band yields rms phase jitter, for example, to specify phase jitter <=1ps at 12k to 20mhz ofset band as sonet standard specif - cation. pcie ref_clk jitter pcie reference clock jitter specifcation requires testing via the pci-sig jitter tool, which is regulated by us pci-sig organiza - tion. te jitter tool has pcie serdes embedded flter to calculate the equivalent jitter that relates to data link eye closure. direct peak-peak jitter or phase jitter test data, normally is higher than jitter measure using pci-sig jitter tool. it has high-frequency jitter and low-frequency jitter spec. limit. for more informa - tion, please refer to the pci-sig website: http://www.pcisig.com/ specifcations/pciexpress/ device thermal calculation figure below shows the jedec thermal model in a 4-layer pcb. jedec ic termal model important factors to infuence device operating temperature are: 1) te power dissipation from the chip (p_chip) is afer subtract - ing power dissipation from external loads. generally it can be the no-load device idd 2) package type and pcb stack-up structure, for example, 1oz 4 layer board. pcb with more layers and are thicker has better heat dissipation www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
11 3) chassis air fow and cooling mechanism. more air fow m/s and adding heat sink on device can reduce device fnal die junc - tion temperature tj te individual device thermal calculation formula: tj =ta + pchip x ja tc = tj - pchip x jc ja ___ package thermal resistance from die to the ambient air in c/w unit; tis data is provided in jedec model simulation. an air fow of 1m/s will reduce ja (still air) by 20~30% jc ___ package thermal resistance from die to the package case in c/w unit tj ___ die junction temperature in c (industry limit <125c max.) ta ___ ambiant air temprature in c tc ___ package case temperature in c pchip___ ic actually consumes power through iee/gnd cur - rent thermal information symbol description condition q ja junction-to-ambient thermal resistance still air 84.0 o c/w q jc junction-to-case thermal resistance 17.0 o c/w termal calculation example to calculate tj and tc of pi6cv304 in an soic-8 package: step 1: go to pericom web to fnd ja=157 c/w, jc=42 c/w http://www.pericom.com/support/packaging/packaging-me - chanicals-and-thermal-characteristics/ step 2: go to device datasheet to fnd idd=40ma max. step 3: p_total= 3.3vx40ma=0.132w step 4: if ta=85c tj= 85 + ja xp_total= 85+25.9 = 105.7c tc= tj + jc xp_total= 105.7- 5.54 = 100.1c note: te above calculation is directly using idd current without sub - tracting the load power, so it is a conservative estimation. for more precise thermal calculation, use p_unload or p_chip from device iee or gnd current to calculate tj, especially for lvpecl bufer ics that have a 150ohm pull-down and equivalent 100ohm diferential rx load. www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016
12 ordering information (1-3) ordering code package code package description pi6c4911505-07lie l 20-pin, tssop, pb-free and green PI6C4911505-07LIEX l 20-pin, tssop, pb-free and green, tape & reel notes: 1. 1termal characteristics can be found on the company web site at www.pericom.com/packaging/ 2. e = pb-free and green 3. adding an x sufx = tape/reel date: 05/03/12 description: 20-pin, 173mil wide tssop package code: l document control #: pd-1311 revision: f notes: 1. refer jedec mo-153f/ac 2. controlling dimensions in millimeters 3. package outline exclusive of mold flash and metal burr 12-0373 packaging mechanical: 20-pin tssop (l) www.pericom.com pi6c491 1505-07 rev c 01/26/16 pi6c4911505-07 high performance 1:5 lvpecl fanout bufer 16-0016


▲Up To Search▲   

 
Price & Availability of PI6C4911505-07LIEX

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X